Title :
Speed binning aware design methodology to improve profit under parameter variations
Author :
Datta, Animesh ; Bhunia, Swarup ; Choi, Jung Hwan ; Mukhopadhyay, Saibal ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ.
Abstract :
Designing high-performance systems with high yield under parameter variations has raised serious design challenges in nanometer technologies. In this paper, we propose a profit-aware yield model, based on which we present a statistical design methodology to improve profit of a design considering frequency binning and product price profile. A low-complexity sensitivity-based gate sizing algorithm is developed to improve the profitability of design over an initial yield-optimized design. We also propose an algorithm to determine optimal bin boundaries for maximizing profit with frequency binning. Finally, we present an integrated design methodology for simultaneous sizing and bin placement to enhance profit under an area constraint. Experiments on a set of ISCAS85 benchmarks show up to 26% (36%) improvement in profit for fixed bin (for simultaneous sizing and bin placement) with three frequency bins considering both leakage and delay bounds compared to a design optimized for 90% yield at iso-area
Keywords :
design of experiments; integrated circuit design; integrated circuit yield; profitability; ISCAS85 benchmarks; bin placement; frequency binning; gate sizing algorithm; optimal bin boundaries; product price profile; profit-aware yield model; speed binning aware design method; statistical design method; Algorithm design and analysis; Circuit testing; Delay; Design methodology; Design optimization; Frequency; Integrated circuit technology; Manufacturing; Profitability; Uncertainty;
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Conference_Location :
Yokohama
Print_ISBN :
0-7803-9451-8
DOI :
10.1109/ASPDAC.2006.1594770