DocumentCode :
3262324
Title :
Scan design and secure chip [secure IC testing]
Author :
Hely, D. ; Flottes, Marie-Lise ; Bancel, Fréedéeric ; Rouzeyre, Bruno ; Berard, Nicolas ; Renovell, Michel
Author_Institution :
ST Microelectron., Rousset, France
fYear :
2004
fDate :
12-14 July 2004
Firstpage :
219
Lastpage :
224
Abstract :
Testing a secure system is often considered as a severe bottleneck. While testability requires an increase in both observability and controllability, secure chips are designed with the reverse in mind, limiting access to chip content and on-chip controllability functions. As a result, using usual design for testability (DfT) techniques when designing secure ICs may seriously decrease the level of security provided by the chip. This dilemma is even more severe as secure applications need well-tested hardware to ensure that the programmed operations are correctly executed. In this paper, a security analysis of the scan technique is performed. This analysis aims at pointing out the security vulnerability induced by using such a DfT technique. A solution securing the scan is finally proposed.
Keywords :
boundary scan testing; controllability; cryptography; design for testability; logic design; logic testing; observability; IC security level; controllability; design for testability; observability; scan chain scrambling; scan technique security analysis; secure IC; secure chips; secure cryptographic hardware; secure system testing; security vulnerability; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2004. IOLTS 2004. Proceedings. 10th IEEE International
Print_ISBN :
0-7695-2180-0
Type :
conf
DOI :
10.1109/OLT.2004.1319691
Filename :
1319691
Link To Document :
بازگشت