DocumentCode :
3262666
Title :
Key features of the design methodology enabling a multi-core SoC implementation of a first-generation CELL processor
Author :
Pham, Duc-Son ; Anderson, H. ; Behnen, E. ; Bolliger, Marc ; Gupta, Swastik ; Hofstee, Peter ; Harvey, P. ; Johns, C. ; Kahle, J. ; Kameyama, A. ; Keaty, J. ; Le, Brian ; Sang Lee ; Tuyen Nguyen ; Petrovick, J. ; Mydung Pham Pille, J. ; Posluszny, S. ; Ri
Author_Institution :
IBM Syst. & Technol. Group, Austin, TX, USA
fYear :
2006
fDate :
24-27 Jan. 2006
Abstract :
This paper reviews the design challenges that current and future processors must face, with stringent power limits and high frequency targets, and the design methods required to overcome the above challenges and address the continuing Giga-scale system integration trend. This paper then describes the details behind the design methodology that was used to successfully implement a first-generation CELL processor - a multi-core SoC. Key features of this methodology are broad optimization with fast rule-based analysis engines using macro-level abstraction for constraints propagation up/down the design hierarchy, coupled with accurate transistor level simulation for detailed analysis. The methodology fostered the modular design concept that is inherent to the CELL architecture, enabling a high frequency design by maximizing custom circuit content through re-use, and balanced power, frequency, and die size targets through global convergence capabilities. The design has roughly 241 million transistors implemented in 90 nm SOI technology with 8 levels of copper interconnects and one local interconnect layer. The chip has been tested at various temperatures, voltages, and frequencies. Correct operation has been observed in the lab on first pass silicon at frequencies well over 4GHz.
Keywords :
circuit simulation; copper; knowledge based systems; microprocessor chips; silicon; silicon-on-insulator; system-on-chip; 4 GHz; 90 nm; Cu; Giga-scale system integration; SOI technology; Si; constraints propagation; copper interconnect; first-generation CELL processor; high frequency design; macro-level abstraction; multi-core SoC implementation; rule-based analysis engine; transistor level simulation; Analytical models; Circuit simulation; Constraint optimization; Copper; Coupling circuits; Design methodology; Design optimization; Engines; Frequency; Integrated circuit interconnections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Print_ISBN :
0-7803-9451-8
Type :
conf
DOI :
10.1109/ASPDAC.2006.1594796
Filename :
1594796
Link To Document :
بازگشت