Title :
Highly scalable sub-10F/sup 2/ 1T1C COB cell for high density FRAM
Author :
Lee, S.Y. ; Kim, H.H. ; Jung, D.J. ; Song, Y.J. ; Jang, N.W. ; Choi, M.K. ; Jeon, B.K. ; Lee, Y.T. ; Lee, K.M. ; Joo, S.H. ; Park, S.O. ; Kim, K.
Author_Institution :
R&D Center, Samsung Electron. Co. Ltd., Yongin, South Korea
Abstract :
Recently, technology innovation for high density and high performance FRAM has been pronounced. Among the breakthrough technologies for high density and high performance FRAM, 1T1C capacitor-on-bitline (COB) cell technology is essential because it can greatly reduce FRAM cell size compared to previous and current 2T2C FRAMs (Kinam Kim, 1999; Lee et al., 1999). Design improvement for enhanced sensing ability is also a promising technology for highly reliable mega-bit density FRAM (Jeon et al, 2000). Although the recent demonstration shows a promising future for stand-alone FRAM applications, current 1T1C COB FRAM still has incomparably large cell size factor compared to DRAM and flash. This is one of the most challenging issues that FRAM faces for developing high-density stand-alone memory. In this work, a novel cell structure for sub-10 F/sup 2/ cell size is for the first time developed. The key technologies for the sub-10 F/sup 2/ novel cell are: (1) advanced oxidation barrier and PZT film technologies which enables MIM ferroelectric capacitors to be lowered to /spl sim/500 nm thick stack: (2) single-mask capacitor etching technology which can produce >80/spl deg/ ferroelectric capacitor fence slope; (3) no cell via contact technology by which capacitor pitch can ideally be reduced to 2F; (4) an Al-reflow process which enables sub-0.4 /spl mu/m back-end interconnection without degrading the ferroelectric capacitor. The novel cell is demonstrated with an experimental 4 Mb FRAM, where the 1T1C COB cell is fabricated with folded bit line architecture and plate line-up sensing scheme.
Keywords :
MIM devices; etching; ferroelectric capacitors; ferroelectric storage; integrated circuit interconnections; integrated circuit metallisation; masks; oxidation; thin film capacitors; 0.4 micron; 1T1C capacitor-on-bitline cell technology; Al; Al-reflow process; FRAM; FRAM cell size; FRAM density; MIM ferroelectric capacitors; PZT; PZT film technology; PbZrO3TiO3; back-end interconnection; capacitor pitch; cell size factor; cell structure; ferroelectric capacitor; ferroelectric capacitor fence slope; folded bit line architecture; high density FRAM; no cell via contact technology; oxidation barrier film technology; plate line-up sensing scheme; reliable mega-bit density FRAM; scalable 1T1C COB cell; sensing ability; single-mask capacitor etching technology; stand-alone FRAM applications; stand-alone memory; Electrodes; Etching; Ferroelectric films; Ferroelectric materials; MIM capacitors; Nonvolatile memory; Oxidation; Plugs; Random access memory; Tin;
Conference_Titel :
VLSI Technology, 2001. Digest of Technical Papers. 2001 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-012-7
DOI :
10.1109/VLSIT.2001.934974