DocumentCode :
3262931
Title :
Statistical leakage minimization through joint selection of gate sizes, gate lengths and threshold voltage
Author :
Bhardwaj, Sarvesh ; Cao, Yu ; Vrudhula, Sarma
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ
fYear :
2006
fDate :
24-27 Jan. 2006
Abstract :
This paper proposes a novel methodology for statistical leakage minimization of digital circuits. A function of mean and variance of the circuit leakage is minimized with constraint on a-percentile of the delay using physical delay models. Since the leakage is a strong function of the threshold voltage and gate length, considering them as design variables can provide significant amount of power savings. The leakage minimization problem is formulated as a multivariable convex optimization problem. We demonstrate that statistical optimization can lead to more than 37% savings in nominal leakage compared to worst-case techniques that perform only gate sizing
Keywords :
circuit optimisation; circuit testing; digital circuits; circuit leakage; digital circuit; gate length; gate size; joint selection; multivariable convex optimization; physical delay model; statistical leakage minimization; threshold voltage; Electrical capacitance tomography; Lithography; Notice of Violation; Remotely operated vehicles; Sleep; Tellurium; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Conference_Location :
Yokohama
Print_ISBN :
0-7803-9451-8
Type :
conf
DOI :
10.1109/ASPDAC.2006.1594809
Filename :
1594809
Link To Document :
بازگشت