Title :
The synthesis of self-test control logic
Author :
Haberl, Oliver F. ; Wunderlich, Hans-Joachim
Author_Institution :
Inst. of Comput. Design & Fault Tolerance, Karlsruhe Univ., West Germany
Abstract :
In recent years, many built-in self-test techniques have been proposed based on feedback shift-registers for pattern generation and signature analysis. But in general, these test-registers cannot test several modules of the chip concurrently, and they have to be controlled by external automatic test equipment. The authors propose a method to integrate additional test-control logic into the chip. On the basis of a register-transfer description of the circuit, the test control is derived, and a corresponding finite automation is synthesized. A hardware implementation is proposed, resulting in circuits where the entire self-test only consists in activating the test mode and clocking and evaluating the overall signature
Keywords :
automatic testing; logic CAD; logic testing; feedback shift-registers; hardware implementation; pattern generation; self-test control logic synthesis; signature analysis; Automatic control; Automatic test equipment; Automatic testing; Automation; Built-in self-test; Circuit synthesis; Circuit testing; Feedback; Logic testing; Pattern analysis;
Conference_Titel :
CompEuro '89., 'VLSI and Computer Peripherals. VLSI and Microelectronic Applications in Intelligent Peripherals and their Interconnection Networks', Proceedings.
Conference_Location :
Hamburg
Print_ISBN :
0-8186-1940-6
DOI :
10.1109/CMPEUR.1989.93499