Title :
Electrical characterization of high-k gate dielectrics
Author_Institution :
Center for Microelectron. Mater. & Structures, Yale Univ., New Haven, CT, USA
Abstract :
Some important issues related to the electrical characterization of high-k dielectrics will be reviewed and discussed. The problems with the conventional mobility extraction methodology for high-k gated MOSFETs will be pointed out, and an improved methodology will be demonstrated. Trapping in high-k gate dielectrics not only significantly affect electrical measurements, but also presents a serious reliability problem. Our experimental results have revealed that, in many samples, the device´s operating lifetime is limited by the trapping-induced threshold shift rather than TDDB. Since some of the trapping events can occur with a very short time constant, pulsed measurements are necessary to capture these events. A novel electrical characterization technique, named the IETS (inelastic electron tunneling spectroscopy), will be shown to be capable of revealing a wealth of information of a MOS structure, including phonon modes of both the electrodes and the gate dielectric, impurity bonding structures, and electronic traps.
Keywords :
MIS structures; dielectric materials; electron traps; tunnelling spectroscopy; MOS structure; TDDB; device operating lifetime; dielectric trapping; electrical characterization; electrical measurements; electrodes; electronic traps; gate dielectric; high-k gate dielectrics; impurity bonding structures; inelastic electron tunneling spectroscopy; mobility extraction; reliability problem; Dielectric measurements; Electric variables measurement; Electrochemical impedance spectroscopy; Electron traps; High K dielectric materials; High-K gate dielectrics; MOSFETs; Pulse measurements; Time measurement; Tunneling;
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
DOI :
10.1109/ICSICT.2004.1435027