DocumentCode :
3264294
Title :
Systematic design space exploration for customisable multi-processor architectures
Author :
Cope, Ben ; Cheung, Peter Y K ; Luk, Wayne
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London, London
fYear :
2008
fDate :
21-24 July 2008
Firstpage :
57
Lastpage :
64
Abstract :
A systematic approach to design space exploration of customisable options for multi-processor architectures is presented. This approach is used to explore a parameterisable system model as a part of a novel exploration tool. Architecture trends are analysed through the variation of prefabrication choice of number of processing elements (PEs) and cache size. Of note, is the relationship between multi-threading and off-chip memory access. This is shown to reduce performance by up to five times for a decimation case study. From the analysis of architecture trends, a post-fabrication choice of processing pattern is shown to provide up to three times improvement for a negligible area cost. In verification, the system model mimics the performance of sample graphics processors. This is achieved with a run time of only five minutes for a decimation case study with a model setup of eight processing elements and 16 KB cache.
Keywords :
multiprocessing systems; reconfigurable architectures; customisable multiprocessor architecture; customisable options; graphics processors; multi-threading; off-chip memory access; parameterisable system model; processing elements; systematic design space exploration; Bandwidth; Computer architecture; Costs; Design engineering; Educational institutions; Graphics; Multithreading; Pattern analysis; Space exploration; Thermal management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computer Systems: Architectures, Modeling, and Simulation, 2008. SAMOS 2008. International Conference on
Conference_Location :
Samos
Print_ISBN :
978-1-4244-1985-2
Type :
conf
DOI :
10.1109/ICSAMOS.2008.4664847
Filename :
4664847
Link To Document :
بازگشت