DocumentCode :
3265464
Title :
Research and design of level converter circuit for I/O ports
Author :
Yang, Yi-Zhong ; Xie, Guang-Jun ; Zhao, Xuan
Author_Institution :
Sch. of Electron. Sci. & Appl. Phys., Hefei Univ. of Technol., Hefei, China
fYear :
2009
fDate :
19-21 Jan. 2009
Firstpage :
468
Lastpage :
471
Abstract :
A level converter circuit for I/O ports from 3.3 V LVTTL logic to 1.8 V CMOS logic with TSMC 0.18 um CMOS process has been designed. Level converter circuit has been integrated in an integrated circuit, which use single supply voltage. A positive feedback circuit similar to the Schmitt flip-flop is adopted to realize the level conversion, which also acts as both a buffer and a waveform shaping role. ESD protection circuit is implemented by the diode and resistor circuit structure traditionally. Signal acquisition circuit use a D flip-flop consisted of the structure of CMOS transmission gate. A number of suitable buffers are used to link up them. The circuit has been used in an IC, which works on 250 MHz. The result shows that design satisfies design requirement exactly.
Keywords :
CMOS logic circuits; circuit feedback; electrostatic discharge; flip-flops; integrated circuit design; logic design; CMOS logic; CMOS transmission gate; ESD protection circuit; I/O ports; LVTTL logic; Schmitt flip-flop; TSMC CMOS process; circuit design; diode circuit; level converter circuit; positive feedback circuit; resistor circuit; signal acquisition circuit; size 0.18 mum; voltage 1.8 V; voltage 3.3 V; CMOS logic circuits; CMOS process; Diodes; Electrostatic discharge; Feedback circuits; Flip-flops; Logic design; Process design; Protection; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics & Electronics, 2009. PrimeAsia 2009. Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-4668-1
Electronic_ISBN :
978-1-4244-4669-8
Type :
conf
DOI :
10.1109/PRIMEASIA.2009.5397343
Filename :
5397343
Link To Document :
بازگشت