DocumentCode :
3265635
Title :
GDNMOS design for ESD protection in submicron CMOS VLSI
Author :
Li Zhiguo ; Suge, Yue ; Yongshu, Sun
Author_Institution :
Beijing Microelectron. Technol. Inst., Beijing, China
fYear :
2009
fDate :
19-21 Jan. 2009
Firstpage :
432
Lastpage :
435
Abstract :
In this paper a kind of ESD protection design scheme named GDNMOS (gate driven NMOS) is investigated. GDNMOS is used more and more wildly for its excellent performance in submicron CMOS VLSI ESD protection. NMOS, inverter and the RC couple cell are the makeup in this scheme. ESD device simulation in order to evaluate the robustness of the ESD protection device is performed firstly. Device simulation in a pre_Si phase will be an economical way. NMOS parameters are optimized and its ESD performance is also appreciable in this way. By circuit level simulation the RC-time constant is ascertained to differentiate ESD and VDD power-on. The design is verified in a 0.18 ¿m salicided CMOS process finally.
Keywords :
CMOS integrated circuits; RC circuits; VLSI; circuit simulation; coupled circuits; electrostatic discharge; integrated circuit design; CMOS process; ESD protection device simulation; GDNMOS design; RC couple cell; RC-time constant; circuit level simulation; gate driven NMOS; inverter; size 0.18 mum; submicron CMOS VLSI; CMOS process; Circuit simulation; Electrostatic discharge; Inverters; MOS devices; Performance evaluation; Power generation economics; Protection; Robustness; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics & Electronics, 2009. PrimeAsia 2009. Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-4668-1
Electronic_ISBN :
978-1-4244-4669-8
Type :
conf
DOI :
10.1109/PRIMEASIA.2009.5397351
Filename :
5397351
Link To Document :
بازگشت