Title :
High performance synchronous DRAMs controller in H.264 HDTV decoder
Author :
Zhu, Jiahui ; Hou, Ligang ; Wu, Wuchen ; Wang, Ronggang ; Huang, Chao ; Li, Jintao
Author_Institution :
VLSI & Integrated Syst. Lab., Beijing Technol. of Univ., China
Abstract :
This paper proposes a high efficiency memory controller for an H.264 HDTV decoder with synchronous DRAMs. As H.264 adopts tree structured (supports small block size) motion compensation, the bandwidth requirement of an H.264 HDTV decoder is higher than previous video processing algorithms. This requires to be optimized. Based on H.264 decoding data access behavior analysis, an SDRAM controller with new memory mapping method has been designed to reduce the overhead cycles of page-activation. Experiment results indicate that the new controller has improved by one-third the performance of the bus cycles. In addition, the architecture of the controller has also given low power consumption and less complexity in the VLSI design.
Keywords :
DRAM chips; VLSI; high definition television; low-power electronics; motion compensation; storage management chips; video coding; H.264 HDTV decoder; SDRAM controller; VLSI; low power consumption; memory controller; memory mapping method; page-activation bus cycle overhead reduction; synchronous DRAM; synchronous DRAM controller; tree structured motion compensation; Bandwidth; Control systems; Decoding; Displays; Energy consumption; Frequency; HDTV; Motion compensation; Random access memory; Very large scale integration;
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
DOI :
10.1109/ICSICT.2004.1435140