DocumentCode :
3266025
Title :
Evaluation of MP-SoC interconnect architectures: a case study
Author :
Pande, Partha Pratim ; Grecu, Cristian ; Jones, Michael ; Ivanov, André ; Saleh, Res
Author_Institution :
Dept. of Electr. & Comput. Eng., British Columbia Univ., Vancouver, BC, Canada
fYear :
2004
fDate :
19-21 July 2004
Firstpage :
253
Lastpage :
256
Abstract :
Multiprocessor (MP-SoC) platforms are emerging as the latest trend in SoC design. These MP-SoCs consist of a large number of IP blocks in the form of functionally heterogeneous embedded processors. In this design paradigm, IP blocks need to be integrated using a structured interconnect template, for example, according to high-performance parallel computing architectures. A formal evaluation process is required before adopting a specific parallel architecture to SoC domain. Here, we propose an evaluation methodology based on performance metrics that include latency, throughput and silicon area requirements. As a case study, we present the results of such an evaluation for two MP-SoC interconnect topologies, i.e., the mesh and the butterfly fat-tree (BFT). This evaluation methodology can be extended to any other SoC interconnect topology without loss of generality.
Keywords :
integrated circuit design; multiprocessor interconnection networks; parallel architectures; performance evaluation; system-on-chip; IP blocks; MP-SoC interconnect architectures; SoC design; butterfly fat-tree topology; embedded processors; formal evaluation; mesh topology; parallel architectures; performance metrics; system on chip; Communication switching; Computer aided software engineering; Computer architecture; Delay; Measurement; Packet switching; Parallel processing; Switches; System-on-a-chip; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2004.Proceedings. 4th IEEE International Workshop on
Print_ISBN :
0-7695-2182-7
Type :
conf
DOI :
10.1109/IWSOC.2004.1319889
Filename :
1319889
Link To Document :
بازگشت