DocumentCode :
3266058
Title :
An efficient accelerating architecture for tier-1 coding in JPEG2000
Author :
Zhu, Ke ; Wang, Fang ; Zhou, Xiaofang ; Zhang, Qianling
Author_Institution :
ASIC & Syst. State Key Lab., Fudan Univ., Shanghai, China
Volume :
3
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1653
Abstract :
In this paper, we propose an efficient accelerating architecture for tier-1 coding in JPEG2000. The coding-passes-parallel method is introduced in our architecture to accelerate the encoding. A novel architecture named the scan-window is employed to make it convenient to encode three coding passes in the parallel mode. Therefore, three coding passes can be encoded using one time of bit-plane scan. The processing time can be reduced by more than 70% compared to the traditional serial coding passes processing architecture. Additionally, a pipelined architecture for an MQ coder is proposed to improve the throughout. The architecture has been implemented in SMIC 0.18 μm CMOS technology.
Keywords :
CMOS logic circuits; arithmetic codes; image coding; pipeline processing; CMOS; JPEG2000 tier-1 coding; MQ arithmetic coder; bit plane coding unit; coding acceleration architecture; coding-passes-parallel method; pipeline-based architecture; scan-window architecture; Acceleration; Application specific integrated circuits; Arithmetic; CMOS technology; Discrete transforms; Discrete wavelet transforms; Hardware; Image coding; Signal processing algorithms; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1435148
Filename :
1435148
Link To Document :
بازگشت