Title :
Testing of LUT delay aliasing faults in SRAM based FPGAs using half-frequencies
Author :
Niamat, M.Y. ; Koleti, Dileep ; Alam, M.
Author_Institution :
Univ. of Toledo, Toledo
Abstract :
In this paper, we present a technique for testing the delay aliasing faults associated with LUTs in SRAM based FPGAs. We compare the outputs of two identical LUTs when one is operated at half the frequency of the other. A Built in Self Test (BIST) circuitry consisting of a Test Pattern Generator, a Comparator, and the Circuit Under Test (CUT) is mapped on the FPGA. Application of input sequence vectors at half frequencies to the LUTs enable the detection of delay and aliasing faults which may go undetected by other techniques. The technique is verified using VHDL based simulations. The results are also experimentally verified using a Virtex II FPGA board.
Keywords :
SRAM chips; built-in self test; field programmable gate arrays; logic testing; BIST; CUT; FPGA; LUT delay; SRAM; VHDL; Virtex II FPGA board; built-in-self test circuitry; circuit under test; comparator; test pattern generator; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Delay; Field programmable gate arrays; Frequency; Random access memory; Table lookup; Test pattern generators;
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2007.4488576