DocumentCode :
3266431
Title :
Timing specification in transaction level modeling of hardware/software systems
Author :
Tsikhanovich, A. ; Aboulhamid, E.M. ; Bois, G.
Author_Institution :
Univ. de Montreal, Montreal
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
249
Lastpage :
252
Abstract :
Timing analysis and verification are important parts of the system design. Accelerating these activities can drastically speedup the overall design process. In this paper we present a model of timing specification that can be used for acceleration of design space exploration in transaction level modeling (TLM) design flow. To our knowledge, there is no accepted methodology for timing specification representation in TLM till now. We propose to use a combination of two paradigms in the design process: TLM on one hand and a methodology to express timing between different transactions on the other hand.
Keywords :
hardware-software codesign; integrated circuit modelling; timing; design space exploration; hardware/software systems; timing specification; timing verification; transaction level modeling; Acceleration; Analytical models; Design methodology; Hardware; Power system modeling; Process design; Software systems; Space exploration; System analysis and design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488581
Filename :
4488581
Link To Document :
بازگشت