DocumentCode :
3266497
Title :
A high speed motion estimator using 2-D log search algorithm
Author :
Ling, Nam ; Advani, Rajesh
Author_Institution :
Dept. of Comput. Eng., Santa Clara Univ., CA, USA
fYear :
1996
fDate :
Mar/Apr 1996
Firstpage :
448
Abstract :
Summary form only given. This paper describes the design of a high speed motion estimator using the 2-D log search algorithm. The architecture consists of 5 simple processing elements (PE) where each PE is capable of computing the sum-of-absolute-difference (SAD) to exploit the parallelism. For each step in the 2-D log search procedure, the 5 SADs of the 5 search points are computed in parallel. The design is implemented using Verilog and synthesized using Synopsys. Simulations show that the architecture is able to generate the motion vector for each 16×16 macroblock in 14.58 μs for 3-step log search, and 24.30 μs for 5-step log search. The architecture is thus well suited for encoding MPEG2 video up to MP@ML
Keywords :
motion estimation; parallel algorithms; parallel architectures; search problems; video coding; 2-D log search algorithm; 3-step log search; 5-step log search; MP@ML; MPEG2 video; architecture; high speed motion estimator; motion vector; parallel architecture; processing elements; sum-of-absolute-difference; Algorithm design and analysis; Computational modeling; Computer architecture; Concurrent computing; Electronic mail; Encoding; Hardware design languages; Motion estimation; Parallel processing; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Data Compression Conference, 1996. DCC '96. Proceedings
Conference_Location :
Snowbird, UT
ISSN :
1068-0314
Print_ISBN :
0-8186-7358-3
Type :
conf
DOI :
10.1109/DCC.1996.488380
Filename :
488380
Link To Document :
بازگشت