DocumentCode :
3266596
Title :
Ultra-fine-grain field-programmable VLSI using multiple-valued source-coupled logic
Author :
Munirul, Haque Mohammad ; Kameyama, Michitaka
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2004
fDate :
19-22 May 2004
Firstpage :
26
Lastpage :
30
Abstract :
An ultra-fine-grain field-programmable VLSI processor, using multiple-valued source-coupled logic, called MV-FPVLSI is proposed for implementing special-purpose processors. To reduce the complexity of the interconnection blocks, a bit-serial pipeline architecture is employed. It also involves a program-counter-less processor architecture, based on direct allocation. The MV-FPVLSI consists of cells which are arranged in a 2D mesh array. Unlike a field programmable gate array (FPGA), data transmission occurs only between two adjacent cells and the overall data transmission delay is very small. Each cell consists of programmable multiple-valued-source coupled logic (MVSCL) circuits. Instead of using lookup tables, ultra-fine-grain logic operations can be carried out using MVSCL circuits. Moreover, using the same hardware resources, each cell can be reconfigured to operate as either a logic function, a memory function or a counter function. Additional versatility can be achieved through current-mode operation.
Keywords :
VLSI; current-mode logic; multivalued logic circuits; pipeline processing; programmable logic arrays; reconfigurable architectures; 2D mesh array cells; MV-FPVLSI; bit-serial pipeline architecture; counter function; current-mode operation; data transmission delay; direct allocation; interconnection block complexity reduction; logic function; memory function; multiple-valued source-coupled logic; program-counter-less processor architecture; reconfigurable cells; special-purpose processors; ultra-fine-grain field-programmable VLSI; Coupling circuits; Data communication; Delay; Field programmable gate arrays; Integrated circuit interconnections; Logic circuits; Pipelines; Programmable logic arrays; Reconfigurable logic; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2004. Proceedings. 34th International Symposium on
ISSN :
0195-623X
Print_ISBN :
0-7695-2130-4
Type :
conf
DOI :
10.1109/ISMVL.2004.1319915
Filename :
1319915
Link To Document :
بازگشت