DocumentCode :
3266766
Title :
Zero skew clock synthesis in VLSI design
Author :
Wu, Guirong ; Jia, Song ; Wang, Yuan ; Zhang, Ganggang
Author_Institution :
Key Lab. of Microelectron. Devices & Circuits, Peking Univ., Beijing, China
fYear :
2009
fDate :
19-21 Jan. 2009
Firstpage :
213
Lastpage :
216
Abstract :
This paper proposes a ZSCTS methodology aiding in zero skew clock tree synthesis suitable to the mainstream industry clock tree synthesis (CTS) design flow. At the gate level, the original clock net is broken up into smaller partitions, and the clock buffers are inserted as pseudo clock sources to drive each portion. The automatic place and route (APR) tool may synthesize each clock subtree with better performance. The proposed methodology is applied to a chip level clock tree network and achieves good results.
Keywords :
VLSI; clocks; network synthesis; VLSI design; automatic place and route may; chip level clock tree network; zero skew clock synthesis; Accuracy; Clocks; Decoding; Degradation; Energy consumption; Frequency; Modems; Pipelines; Production systems; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics & Electronics, 2009. PrimeAsia 2009. Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-4668-1
Electronic_ISBN :
978-1-4244-4669-8
Type :
conf
DOI :
10.1109/PRIMEASIA.2009.5397410
Filename :
5397410
Link To Document :
بازگشت