DocumentCode :
3267194
Title :
Microstrip equivalent parasitics modeling of RFIC interconnects
Author :
Mukherjee, Jayanta ; Kim, Young-Gi ; Suh, Inwon ; Roblin, Patrick ; Lin, Yao-Chian ; Liou, Wan Rone ; Baghini, M. Shojaei
Author_Institution :
IIT Bombay, Mumbai
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
435
Lastpage :
437
Abstract :
We experimentally demonstrate a modeling methodology for inductive parasitics of RFIC interconnects. The method exploits the equivalence between a microstrip line and the cross section of a multi metal layer CMOS fabrication process. The proposed model is applied on an oscillator fabricated in a standard 0.18 mum mixed mode CMOS process. We compare the experimental results of the phase noise of the oscillator so fabricated with the simulation results using the microstrip equivalent model for the interconnects. The simulation and experimental results match very closely.
Keywords :
CMOS integrated circuits; integrated circuit interconnections; microstrip circuits; microstrip lines; radiofrequency integrated circuits; RFIC interconnects; inductive parasitics; microstrip equivalent parasitics modeling; microstrip line; mixed mode CMOS process; multi metal layer CMOS fabrication process; phase noise; CMOS process; Circuit simulation; Dielectric substrates; Fabrication; Frequency; Integrated circuit interconnections; Microstrip; Oscillators; Radiofrequency integrated circuits; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488623
Filename :
4488623
Link To Document :
بازگشت