DocumentCode :
3267598
Title :
Designing a high performance FPGA-using the PREP Benchmarks
Author :
Miller, Warren ; Owyang, Kirk
Author_Institution :
Actel Corp., Sunnyvale, CA, USA
fYear :
1993
fDate :
28-30 Sep 1993
Firstpage :
234
Lastpage :
239
Abstract :
The PREP Benchmarks provide a wealth of data pertaining to performance and capacity of high-capacity programmable logic devices. The benchmarks contain many common functions which designers can use to determine whether the critical portion of an application fits in a particular device. This aspect of the PREP Benchmarks can be overlooked by designers “blinded by the hype” of the results. This paper will cut through the hype associated with benchmarks and show designers a practical and useful method of using the benchmark data to design high performance FPGA based applications
Keywords :
field programmable gate arrays; integrated circuit design; logic design; FPGA; PREP Benchmarks; design; programmable logic devices; Counting circuits; Data engineering; Engineering management; Interface states; Kirk field collapse effect; Liquid crystal displays; Programmable logic devices; Random access memory; Read-write memory; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
WESCON/'93. Conference Record,
Conference_Location :
San Francisco, CA
ISSN :
1095-791X
Print_ISBN :
0-7803-9970-6
Type :
conf
DOI :
10.1109/WESCON.1993.488440
Filename :
488440
Link To Document :
بازگشت