DocumentCode :
3268734
Title :
Fast adder design in dynamic logic
Author :
Botello, Victor Navarro ; Nelson, Juan A Montiel ; Nooshabadi, Saeid
Author_Institution :
Univ. of Las Palmas de Gran Canaria, Las Palmas
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
851
Lastpage :
854
Abstract :
This paper presents the design of fast adder structures using a new CMOS logic family - feedthrough logic (FTL). The FTL is well suited to arithmetic circuits where the critical path is made of a large cascade of inverting gates. Furthermore, FTL based circuits perform better in high fanout and high switching frequencies due to both lower delay and dynamic power consumption. Experimental results, for practical circuits, demonstrate that low power FTL provides for smaller propagation time delay (4.1 times), lower energy consumption (30.1%), and similar combined delay, power consumption and active area product (0.9% worst).
Keywords :
CMOS logic circuits; adders; logic design; logic gates; low-power electronics; CMOS logic family; arithmetic circuits; dynamic logic; dynamic power consumption; fast adder structures design; feedthrough logic; inverting gates; Adders; Arithmetic; CMOS logic circuits; Clocks; Delay effects; Energy consumption; Logic design; MOS devices; Pulse inverters; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488706
Filename :
4488706
Link To Document :
بازگشت