Title :
A test implementation approach for VLSI testable design
Author :
Du, Jun ; Zhao, Yuanfu ; Yu, Lixin
Author_Institution :
Beijing Microelectron. Technol. Inst., China
Abstract :
A test implementation approach for VLSI testable design, with functional testing interacting on structural testing, is presented. Compared with a simple test combination combining functional testing and structural testing, the test implementation approach can reach a precise calculation of the total fault coverage to achieve a reliable test evaluation with fewer redundant test vectors to reduce the time of testing. The features of the test implementation approach are described. A constructive framework of the approach as well as a precise calculation equation for final fault coverage is proposed. Then, the approach is applied in an MCU design.
Keywords :
VLSI; design for testability; integrated circuit design; integrated circuit testing; VLSI testable design; fault coverage; functional testing; redundant test vectors; structural testing; test evaluation; test implementation approach; Automatic test pattern generation; Circuit faults; Circuit simulation; Circuit testing; Design for testability; Equations; Life testing; Silicon; Test pattern generators; Very large scale integration;
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
DOI :
10.1109/ICSICT.2004.1435255