Title :
Bit-line clamped sensing multiplex and accurate high-voltage generator for 0.25 /spl mu/m flash memories
Author :
Kawahara, Toshio ; Kobayashi, Takehiko ; Jyouno, Y. ; Saeki, Shin ; Miyamoto, Naoyuki ; Adachi, Toru ; Kato, Masaaki ; Sato, Akira ; Yugami, J. ; Kume, Hideyuki ; Kimura, K.
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
Abstract :
A 105.9 mm/sup 2/ 128 Mb experimental chip using 0.25 /spl mu/m technology demonstrates the feasibility of circuits that take advantage of the potential scalability of flash memory cells and an accurate internal voltage generator that operates at 2.5 V Vcc: (1) a layout-pitch-relaxing bit-line clamped sensing multiplex and intermittent-burst data transfer (four phases with 500 ns/20 ns) for a 3F (F=feature size) pitch, and (2) a 5 /spl mu/A dynamic band-gap generator under a boosted voltage using triple-well bipolar transistors and a voltage doubler charge pump, for accurate 10 to 20 V generation.
Keywords :
CMOS memory circuits; EPROM; multiplexing; signal generators; 0.25 micron; 10 to 20 V; 128 Mbit; 2.5 V; dynamic band-gap; flash memory; intermittent-burst data transfer; internal voltage generator; layout-pitch-relaxing bit-line clamped sensing multiplex; triple-well bipolar transistors; voltage doubler charge pump; Bipolar transistors; Charge pumps; Clocks; Counting circuits; Dynamic voltage scaling; Flash memory cells; Latches; Parasitic capacitance; Photonic band gap; Threshold voltage;
Conference_Titel :
Solid-State Circuits Conference, 1996. Digest of Technical Papers. 42nd ISSCC., 1996 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-3136-2
DOI :
10.1109/ISSCC.1996.488504