DocumentCode :
3269034
Title :
Reducing power in memory decoders by means of selective precharge schemes
Author :
Turi, Michael A. ; Delgado-Frias, José G.
Author_Institution :
Washington State Univ., Pullman
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
956
Lastpage :
959
Abstract :
Two novel memory decoder designs for reducing energy consumption and delay are presented in this paper. These two decoding schemes are compared to the conventional NOR decoder. Fewer word lines are charged and discharged by the proposed schemes which leads to less energy dissipation. Energy, delay, and area calculations are provided for all three designs under analysis. The two novel decoder schemes range from dissipating 3.9% to 23.6% of the energy dissipated by the conventional decoder. The delays of these designs are 80.8% of the conventional decoder delay. Simulations of the three decoders are performed using a 90 nm CMOS technology.
Keywords :
CMOS memory circuits; energy consumption; CMOS technology; decoder delay; energy consumption reduction; energy dissipation; memory decoders; power reduction; selective precharge schemes; CMOS technology; Clocks; Computer science; Computer simulation; Decoding; Delay; Energy consumption; Energy dissipation; Performance analysis; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488724
Filename :
4488724
Link To Document :
بازگشت