DocumentCode :
3269055
Title :
Low-power bufferless resonant clock distribution networks
Author :
Mesgarzadeh, Behzad ; Hansson, Martin ; Alvandpour, Atila
Author_Institution :
Linkoping Univ., Linkoping
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
960
Lastpage :
963
Abstract :
The major design challenges toward a highly power- efficient bufferless resonant clock distribution network is discussed. The presented discussion is supported by measurements on three different clock distribution networks implemented in a test chip fabricated in 0.13-mum standard CMOS process. In addition to presenting a detailed power comparison between these networks and the conventional buffer-driven scheme, the clock jitter characteristic in bufferless clock distribution is discussed. Furthermore, injection-locking phenomenon is utilized to suppress data- dependent jitter and to achieve a low-jitter clock distribution.
Keywords :
CMOS integrated circuits; VLSI; clocks; timing jitter; CMOS process; VLSI; bufferless resonant clock distribution networks; clock jitter; injection-locking phenomenon; power-efficient resonant clock distribution network; Clocks; Feedback; Frequency; Jitter; Measurement standards; Parasitic capacitance; Q factor; Resonance; Semiconductor device measurement; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488725
Filename :
4488725
Link To Document :
بازگشت