DocumentCode :
3269220
Title :
Parasitic-aware physical design optimization of deep sub-micron analog circuits
Author :
Chan, Henry ; Zilic, Zeljko
Author_Institution :
McGill Univ., Montreal
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
1022
Lastpage :
1025
Abstract :
Performance, versatility, portability and reliability are common goals of robust designs. In deep sub-micron technologies, these goals often contain contradicting objectives only revealed at the physical design level. Design objectives often cannot be effectively satisfied without exploring detailed trade-offs. Well-performing schematic designs can hence only be realized if followed-through with a quality-based physical design flow. We present a performance-driven physical design algorithm to optimize custom analog circuits containing guard bands in mixed-signal environment. Parasitic effects are minimized under symmetry, matching and displacement constraints while preserving the customized layout topology.
Keywords :
analogue circuits; circuit optimisation; network synthesis; customized layout topology; deep sub-micron analog circuits; guard bands; mixed-signal environment; parasitic-aware physical design optimization; Analog circuits; Circuit noise; Circuit optimization; Circuit synthesis; Circuit topology; Compaction; Data mining; Design optimization; Integrated circuit interconnections; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488736
Filename :
4488736
Link To Document :
بازگشت