DocumentCode :
3269365
Title :
Custom ASIC VLSI device for asynchronous transfer mode
Author :
Thomann, M.
Author_Institution :
Micron Technol. Inc., Boise, ID, USA
fYear :
1996
fDate :
10-10 Feb. 1996
Firstpage :
114
Lastpage :
115
Abstract :
Multiplexing of ATM networks requires flexible switches that efficiently handle data at Gb/s speed. The CellRAM is a single-chip solution implementing a low-cost, low-power ATM multiplexing and switching system. The CellRAM utilizes a shared memory architecture with 8 input and 8 output, double-buffered, serial accessible, memory (SAM) ports and a 4 Mb DRAM memory core. The CellRAM is in a 0.54 /spl mu/m, 3 V double-metal, triple-poly process and is packaged in a 184-pin, quad-flat pack (PQFP). The CellRAM delivers 1.391 Gb/s net ATM cell bandwidth operating at a 43.5 MHz clock rate. Supporting unicast and multicasting functions, the CellRAM has all the necessary features for implementing a switch: input and output queuing, cell routing, cyclic redundancy check (CRC), parity generation and checking, cell address translation, error and status registers, pre- and postpend cell data, multi-configurations, evolutionary memory increase, and an internal refresh counter. This architecture anticipates evolutionary increases in memory density with advances in DRAM technology. The CellRAM 8192 row and 504 column memory core is intended to meet growing memory needs without any change in footprint or specifications.
Keywords :
VLSI; application specific integrated circuits; asynchronous transfer mode; electronic switching systems; random-access storage; semiconductor switches; 0.54 micron; 1.391 Gbit/s; 3 V; 43.5 MHz; ATM multiplexing; DRAM; asynchronous transfer mode; custom ASIC VLSI device; low-power switch; multicasting function; serial accessible memory; shared memory architecture; single-chip CellRAM; unicast function; Application specific integrated circuits; Asynchronous transfer mode; Bandwidth; Cyclic redundancy check; Memory architecture; Packaging; Random access memory; Switches; Switching systems; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1996. Digest of Technical Papers. 42nd ISSCC., 1996 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-3136-2
Type :
conf
DOI :
10.1109/ISSCC.1996.488532
Filename :
488532
Link To Document :
بازگشت