DocumentCode :
3270080
Title :
The Integration of Multimedia Process Unit into an Embedded Processor
Author :
Huang, Xiaoping ; Fan, Xiaoya ; Zhang, Shengbing
Author_Institution :
Northwestern Polytech. Univ., Xian
fYear :
2007
fDate :
20-24 March 2007
Firstpage :
492
Lastpage :
495
Abstract :
To speed up the processing of the multimedia data, an independent multimedia process unit can be integrated into the embedded processor by SOC technology. Based on one existing embedded processor, the authors design the IP core of the multimedia process unit of the processor. The IP can process two multimedia instructions per cycle. It has six pipeline stages. The complex logic of the dynamic scheduling algorithm is allocated into different stage to alleviate the timing pressure. According to the multimedia benchmarks, the IP core can achieve higher performance with optimal timing and area, so it can improve the whole performance of the embedded processor.
Keywords :
embedded systems; logic design; microprocessor chips; scheduling; system-on-chip; IP core; SOC technology; dynamic scheduling algorithm; embedded processor; multimedia data; multimedia instructions; multimedia process unit; pipeline stages; Dynamic scheduling; Heuristic algorithms; Logic; Microelectronics; Pipelines; Process design; Registers; Scheduling algorithm; Streaming media; Timing; Integration Multimedia SOC Tomasulo;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integration Technology, 2007. ICIT '07. IEEE International Conference on
Conference_Location :
Shenzhen
Print_ISBN :
1-4244-1092-4
Electronic_ISBN :
1-4244-1092-4
Type :
conf
DOI :
10.1109/ICITECHNOLOGY.2007.4290364
Filename :
4290364
Link To Document :
بازگشت