Title :
A low-power adiabatic content-addressable memory
Author :
Zhang, Sheng ; Hu, Jianping ; Zhou, Dong
Author_Institution :
Ningbo Univ., Ningbo
Abstract :
This paper presents a novel CAM (content- addressable memory) using CPAL (complementary pass- transistor adiabatic logic) circuits. All circuits except for CAM cells are realized using CPAL circuits. The match-lines are driven using bootstrapped NMOS switches. The charge of large node capacitance on match-lines, bit-lines, word-lines, and address-lines is well recovered in fully adiabatic manner. The power consumption of the proposed CAM is greatly reduced. Simulations show that the proposed CAM attains energy saving of 84% to 92% for search operation compared to the conventional CMOS implementation from 10 MHz to 100 MHz.
Keywords :
CMOS digital integrated circuits; bootstrap circuits; content-addressable storage; logic circuits; low-power electronics; CMOS implementation; bootstrapped NMOS switches; complementary pass- transistor adiabatic logic circuits; low-power adiabatic content-addressable memory; node capacitance; power consumption; CADCAM; Capacitance; Circuit simulation; Computer aided manufacturing; Decoding; Driver circuits; Energy consumption; Logic circuits; Power dissipation; Recycling;
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2007.4488786