DocumentCode :
3270135
Title :
A 10 Gb/s BiCMOS clock and data recovering 1:4-demultiplexer in a standard plastic package with external VCO
Author :
Hauenschild, J. ; Dorschky, C. ; von Mohrenfels, T.W. ; Seitz, R.
Author_Institution :
Philips Kommunikations Ind. AG, Nurnberg, Germany
fYear :
1996
fDate :
10-10 Feb. 1996
Firstpage :
202
Lastpage :
203
Abstract :
A test chip for a prototype transmission link performs the task of clock and data recovery together with demultiplexing from 10 to 2.5 Gb/s. The chip uses a BiCMOS process that features a set of devices for high-frequency mixed-signal designs; including 24 GHz NPNs, 0.7 /spl mu/m L/sub eff/ CMOS, 250 and 2000 /spl Omega//sq. polyresistors, 2 fF//spl mu/m/sup 2/ capacitors, Schottky diodes, and lateral PNPs. Early process samples with 16 GHz f/sub T/ are used in the evaluation. Improved performance is expected with the final process. The gates are designed for sufficient speed and nominal VEE of -3.3 V. Even though differential current mode logic (CML) with a differential voltage swing of less than 360 mV/sub pp/ is employed, a wiring capacitance of several 10 fF increases the power-delay product significantly. Wiring length is minimized by local biasing and omission of routing channels. The size of gates with two-level series gating (latch, and, xor) including emitter follower outputs is 67/spl times/58 /spl mu/m/sup 2/. The result of this local biasing scheme is a favourable positive temperature coefficient (TC) for the logic swing, partly compensating for the negative TC of the current switch gain at the cost of high sensitivity to supply variations. All transistors have 0.7 /spl mu/m minimum emitter length, the width avoids the high current region. The other logic gates are downscaled in case of 2.5 GHz operation, input emitter followers omitted in those latches driven from the external clocks.
Keywords :
BiCMOS integrated circuits; clocks; current-mode logic; demultiplexing equipment; mixed analogue-digital integrated circuits; 10 Gbit/s; BiCMOS; clock; data recovering 1:4-demultiplexer; differential current mode logic; emitter follower outputs; external VCO; mixed-signal designs; positive temperature coefficient; power-delay product; two-level series gating; wiring capacitance; BiCMOS integrated circuits; CMOS process; Capacitors; Clocks; Demultiplexing; Performance evaluation; Prototypes; Switches; Testing; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1996. Digest of Technical Papers. 42nd ISSCC., 1996 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-3136-2
Type :
conf
DOI :
10.1109/ISSCC.1996.488571
Filename :
488571
Link To Document :
بازگشت