DocumentCode :
3270268
Title :
A multimedia 32 b RISC microprocessor with 16 Mb DRAM
Author :
Shimizu, T. ; Korematu, J. ; Satou, M. ; Kondo, H. ; Iwata, S. ; Sawai, K. ; Okumura, N. ; Ishimi, K. ; Nakamoto, Y. ; Kumanoya, M. ; Dosaka, K. ; Yamazaki, A. ; Ajioka, Y. ; Tsubota, H. ; Nunomura, Y. ; Urabe, T. ; Hinata, J. ; Saitoh, K.
Author_Institution :
Mitsubishi Electr. Corp., Itami, Japan
fYear :
1996
fDate :
10-10 Feb. 1996
Firstpage :
216
Lastpage :
217
Abstract :
This 32 b microprocessor with on-chip 2 MB DRAM is for multimedia applications that require a low-power embedded microprocessor and large memory. Using a typical 0.45 /spl mu/m DRAM process, double-metal CMOS technology, this chip integrates 17 M transistors in 19.9/spl times/7.7 mm/sup 2/. It consists of a 32 b RISC CPU, a 32 b/spl times/16 b multiply accumulator (MAC), a 2 MB DRAM, a 2 kB cache, an external bus interface unit (BIU), and control units. The CPU, DRAM, cache and BIU are connected with a single 128 b internal bus. At 66 MHz, the bus transfers a 128 b data line between the CPU and the cache in one cycle, and between CPU and DRAM in 5 cycles. The external bus is 16 b wide and operates at 16.67 MHz.
Keywords :
CMOS digital integrated circuits; DRAM chips; microprocessor chips; multimedia systems; reduced instruction set computing; 0.45 micron; 16 Mbit; 32 bit; RISC CPU; bus interface unit; cache; double-metal CMOS technology; low-power embedded microprocessor; memory; multimedia applications; multiply accumulator; on-chip DRAM; CMOS technology; Clocks; Decoding; Digital filters; Filtering; Microprocessors; Phase locked loops; Pins; Random access memory; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1996. Digest of Technical Papers. 42nd ISSCC., 1996 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-3136-2
Type :
conf
DOI :
10.1109/ISSCC.1996.488577
Filename :
488577
Link To Document :
بازگشت