DocumentCode :
3270478
Title :
Integrated test scheduling, wrapper design, and TAM assignment for hierarchical SOC
Author :
Harmanani, Haidar M. ; Farah, Rana
Author_Institution :
Lebanese American Univ., Byblos
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
1388
Lastpage :
1391
Abstract :
System-on-chip (SOCs) test minimization has received a lot of attention in the past few years. However, most recent work assumed flat hierarchy. This assumption is unrealistic especially in the case of non-mergeable legacy cores that have been placed and routed. This paper presents an efficient approach for test scheduling hierarchical core-based systems based on simulated annealing. The method minimizes the overall test application time while performing wrapper design and TAM assignment. We present experimental results for various SOC examples that demonstrate the effectiveness of our method.
Keywords :
integrated circuit design; integrated circuit packaging; integrated circuit testing; logic design; logic testing; scheduling; simulated annealing; system-on-chip; wrapping; TAM assignment; hierarchical SOC; integrated test scheduling; non mergeable legacy cores; simulated annealing; system-on-chip; wrapper design; Circuit testing; Computer science; Design methodology; Job shop scheduling; Mathematics; Performance evaluation; Processor scheduling; Simulated annealing; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488807
Filename :
4488807
Link To Document :
بازگشت