DocumentCode :
3270613
Title :
High-speed low-complexity Golay decoder based on syndrome-weight determination
Author :
Jing, Ming-Haw ; Su, Yih-Ching ; Chen, Jian-Hong ; Chen, Zih-Heng ; Chang, Yaotsu
Author_Institution :
Dept. of Inf. Eng., I-Shou Univ., Kaohsiung, Taiwan
fYear :
2009
fDate :
8-10 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, a very high-throughput and area efficient hardware decoder of the binary (23, 12, 7) Golay code is presented. The key feature of this proposed algorithm is fast determination of the error positions through the analysis on the weight of syndromes without large operations of finite fields. Comparing with the algorithm using one syndrome, the proposed algorithm is more suitable for the parallel hardware design by using two syndromes. For some common FPGA technology the complete system occupies only 666 logic elements and the time delay is 25.9 ns; for a 0.18-¿m CMOS technology the result is a 0.026 mm2 area and a 2.58 Gbps throughput.
Keywords :
CMOS logic circuits; Golay codes; binary codes; codecs; cyclic codes; decoding; field programmable gate arrays; CMOS logic circuits; Golay decoder; binary codes; bit rate 2.58 Gbit/s; cyclic codes; field programmable gate arrays; size 0.18 mum; syndrome-weight determination; time 25.9 ns; Algorithm design and analysis; CMOS technology; Circuits; Decoding; Delay; Field programmable gate arrays; Galois fields; Hardware; Space missions; Throughput; Golay code; cyclic code; decoder; syndrome;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information, Communications and Signal Processing, 2009. ICICS 2009. 7th International Conference on
Conference_Location :
Macau
Print_ISBN :
978-1-4244-4656-8
Electronic_ISBN :
978-1-4244-4657-5
Type :
conf
DOI :
10.1109/ICICS.2009.5397611
Filename :
5397611
Link To Document :
بازگشت