Title :
CMOS active transformer current-mode phase-locked loops
Author :
DiClemente, D. ; Yuan, F. ; Tang, A.
Author_Institution :
Ryerson Univ., Toronto
Abstract :
This paper introduces active transformer current- mode phase-locked loops. The proposed current-mode PLLs differ from voltage-mode PLLs by replacing their RC loop filter with an active transformer loop filter to take the advantage of the large self and mutual inductances, and small silicon area of active transformers. Implemented in TSMC-0.18 mum CMOS technology, the simulation results of a 3 GHz active transformer current-mode PLL demonstrate that the PLL has the lock time 50 ns, silicon area 2800 mum2, dc power consumption 12.2 mW, and phase noise of -81.5 dBc at 1 MHz frequency offset.
Keywords :
CMOS integrated circuits; phase locked loops; transformers; CMOS active transformer; CMOS technology; current-mode phase-locked loops; frequency 3 GHz; mutual inductances; size 0.18 mum; Active filters; Active inductors; CMOS technology; Energy consumption; Filtering; Phase frequency detector; Phase locked loops; Phase noise; Silicon; Virtual manufacturing;
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2007.4488831