DocumentCode :
3271280
Title :
Design of Prefix-Based Optimal Reversible Comparator
Author :
Vudadha, Chetan ; Phaneendra, P. Sai ; Sreehari, V. ; Ahmed, Syed Ershad ; Muthukrishnan, N.M. ; Srinivas, M.B.
Author_Institution :
Dept. of Electr. & Electron. Eng., Birla Inst. of Technol. & Sci.-Pilani, Hyderabad, India
fYear :
2012
fDate :
19-21 Aug. 2012
Firstpage :
201
Lastpage :
206
Abstract :
This paper presents a design of prefix grouping based reversible comparator. Reversible computing has emerged as promising technology having its applications in emerging technologies like quantum computing, optical computing etc. The proposed reversible comparator design consists of three stages. The first stage consists of a 1-bit comparator where two outputs, gi indicating Ai >; Bi and ei indicating Ai = Bi, are generated for ith operand bits. The outputs of 1-bit comparator stage are grouped in the second stage using prefix grouping and the final outputs G indicating A >; B and E indicating A=B are generated. In the last stage the outputs of second stage i.e. G and E are used to generate L signal indicating A <; B. The proposed 64-bit comparator design results in 63% reduced quantum delay, 21% reduced quantum cost and 16% reduced garbage outputs when compared with the best existing design of tree based comparator.
Keywords :
logic design; optical computing; prefix based optimal reversible comparator; prefix grouping; quantum computing; quantum cost; quantum delay; reversible computing; word length 1 bit; word length 64 bit; Adders; Bismuth; Delay; Equations; Logic gates; Optical computing; Quantum computing; Comparator; Prefix based; Quantum; Reversible logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2012 IEEE Computer Society Annual Symposium on
Conference_Location :
Amherst, MA
ISSN :
2159-3469
Print_ISBN :
978-1-4673-2234-8
Type :
conf
DOI :
10.1109/ISVLSI.2012.49
Filename :
6296473
Link To Document :
بازگشت