DocumentCode :
3271655
Title :
A parallel simulation approach to optimum circuit design
Author :
Chen, R.M.M. ; Yu, P.C.K. ; Layfield, A.M.
Author_Institution :
Dept. of Electron. Eng., City Polytech. of Hong Kong, Kowloon, Hong Kong
Volume :
2
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
863
Abstract :
A circuit partitioning and parallel processing approach is applied to optimum circuit designs to achieve a significant speed-up in computation time. Numerical examples are given to illustrate the approach and to estimate the speed-up factors which are contributed by the partitioning algorithm employed, the choice of subcircuit partitioning with regard to circuit design parameters, and the number of processors used. The application of circuit partitioning and parallel processing to optimum circuit design via the SPICE program is shown to yield three potential speed-up factors which can reduce the SPICE computation times. There is a speed-up factor due to the choice of subcircuit partitioning and the selection of which subcircuits are effected by design parameter optimization. Another factor is attributable to the partitioning of subcircuits which decomposes one large circuit equation into multiple, smaller subcircuit equations; the solution time for these subcircuit equations is much smaller than the time required to solve one large circuit equation. Finally, since the computations for each subcircuit and/or for each frequency (for AC analysis) are independent, they may be performed concurrently on multiple processors, giving a further potential speed-up factor
Keywords :
SPICE; circuit CAD; digital simulation; network topology; parallel algorithms; SPICE program; circuit design parameters; circuit equation; circuit partitioning; computation time; design parameter optimization; multiple processors; optimum circuit design; parallel processing approach; subcircuit partitioning; Circuit simulation; Circuit synthesis; Computational modeling; Concurrent computing; Design optimization; Equations; Frequency; Parallel processing; Partitioning algorithms; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230085
Filename :
230085
Link To Document :
بازگشت