DocumentCode :
327206
Title :
Low power and low voltage CMOS digital circuit techniques
Author :
Svensson, Christer ; Alvandpour, Atila
Author_Institution :
Linkoping Univ., Sweden
fYear :
1998
fDate :
10-12 Aug. 1998
Firstpage :
7
Lastpage :
10
Abstract :
One of many important factors affecting power consumption is the choice of circuit technique for logic, latches and flip-flops. We analyze the power consumption at circuit level and use the results to guide the choice of circuit technique. Several types of latches and flip-flops are compared regarding power consumption and speed. Comparing logic clearly indicates that simple static logic in general has the lowest power consumption. Another very important factor affecting power consumption is the supply voltage. We discuss the effect of low supply voltage on the choice of circuit technique.
Keywords :
CMOS logic circuits; flip-flops; integrated circuit design; low-power electronics; CMOS digital circuit techniques; flip-flops; latches; low power electronics; low voltage CMOS; power consumption; speed; static logic; supply voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1998. Proceedings. 1998 International Symposium on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
1-58113-059-7
Type :
conf
Filename :
708146
Link To Document :
بازگشت