Title :
Minimum supply voltage for bulk Si CMOS GSI
Author :
Bhavnagarwala, Azeez J. ; Austin, Blanca ; Meindl, James D.
Author_Institution :
Dept. of Electr. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
Limits on energy dissipation are investigated for bulk Si CMOS circuits at each node of the 1997 National Technology Roadmap for Semiconductors (NTRS). Physical, continuous and smooth MOSFET transregional drain current models that consider high-field effects in scaled devices, and permit trade-offs between saturation drive current and subthreshold leakage current are described and employed to model CMOS circuit performance and power dissipation at low voltages. The transregional models are used in conjunction with physical threshold voltage roll-off models and stochastic interconnect distributions, at performances, chip sizes and transistor counts forecast by the 1997 NTRS, to project optimal supply and threshold voltages, minimizing total energy dissipated by CMOS logic circuits. Techniques exploiting datapath parallelism to further reduce-supply voltage are shown to offer decreasing reductions in power dissipation with technology scaling.
Keywords :
CMOS logic circuits; elemental semiconductors; integrated circuit interconnections; integrated circuit modelling; leakage currents; low-power electronics; silicon; 1997 National Technology Roadmap for Semiconductors; CMOS GSI; CMOS logic circuits; MOSFET transregional drain current models; Si; chip sizes; datapath parallelism; energy dissipation; high-field effects; minimum supply voltage; physical threshold voltage roll-off models; power dissipation; saturation drive current; stochastic interconnect distributions; subthreshold leakage current; technology scaling; transistor counts;
Conference_Titel :
Low Power Electronics and Design, 1998. Proceedings. 1998 International Symposium on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
1-58113-059-7