DocumentCode :
327249
Title :
On the optimum design of regulated cascode operational transconductance amplifiers
Author :
Burger, Thomas ; Huang, Qiuting
Author_Institution :
Integrated Syst. Lab., Swiss Fed. Inst. of Technol., Zurich, Switzerland
fYear :
1998
fDate :
10-12 Aug. 1998
Firstpage :
203
Lastpage :
208
Abstract :
An optimal design procedure to achieve minimum power consumption for a given technology and gain bandwidth is presented. Regulated cascode gain enhancement is used to ensure sufficient DC-gain for minimum gate length transistors. To validate the approach five folded cascode OTA´s have been implemented, spanning a bias range of 1 /spl mu/A-10 mA, with measured unity-gain bandwidths within 20% of the designed value. For 17 mW at 3 V, a 0.5 /spl mu/m CMOS OTA achieves 630 MHz with 51/spl deg/ phase margin. The method has been applied in the design of a 3rd order /spl Delta//spl Sigma/ modulator for GSM receivers. The modulator consumes 2.8 mW at 3 V and has a dynamic range of 86 dB for a 100 kHz input signal bandwidth.
Keywords :
CMOS analogue integrated circuits; cellular radio; integrated circuit design; low-power electronics; operational amplifiers; sigma-delta modulation; 0.5 micron; 1 muA to 10 mA; 100 kHz; 17 mW; 2.8 mW; 3 V; 630 MHz; DC-gain; dynamic range; minimum gate length transistors; phase margin; power consumption; regulated cascode operational transconductance amplifiers; signal bandwidth; third order /spl Delta//spl Sigma/ modulator; unity-gain bandwidths;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1998. Proceedings. 1998 International Symposium on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
1-58113-059-7
Type :
conf
Filename :
708189
Link To Document :
بازگشت