DocumentCode :
3272839
Title :
EQUIPE: Parallel equivalence checking with GP-GPUs
Author :
Chatterjee, Debapriya ; Bertacco, Valeria
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of Michigan, Ann Arbor, MI, USA
fYear :
2010
fDate :
3-6 Oct. 2010
Firstpage :
486
Lastpage :
493
Abstract :
Combinational equivalence checking (CEC) is a mainstream application in Electronic Design Automation used to determine the equivalence between two combinational netlists. Tools performing CEC are widely deployed in the design flow to determine the correctness of synthesis transformations and optimizations. One of the main limitations of these tools is their scalability, as industrial scale designs demand time-consuming computation. In this work we propose EQUIPE, a novel combinational equivalence checking solution, which leverages the massive parallelism of modern general purpose graphic processing units. EQUIPE reduces the need for hard-to-parallelize engines, such as BDDs and SAT, by taking advantage of algorithms well-suited to concurrent implementation. We found experimentally that EQUIPE outperforms commercial CEC tools by an order of magnitude, on average, and state-of-the-art research CEC solutions by up to a factor of three, on a wide range of industry-strength designs.
Keywords :
coprocessors; electronic design automation; formal verification; parallel programming; CEC; EQUIPE; GP-GPU; combinational equivalence checking; electronic design automation; graphic processing unit; parallel equivalence checking; Boolean functions; Data structures; Databases; Graphics processing unit; Instruction sets; Optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2010 IEEE International Conference on
Conference_Location :
Amsterdam
ISSN :
1063-6404
Print_ISBN :
978-1-4244-8936-7
Type :
conf
DOI :
10.1109/ICCD.2010.5647645
Filename :
5647645
Link To Document :
بازگشت