Title :
The effect of using state-based priority information in a shared-memory multiprocessor cache replacement policy
Author :
Toussi, Farnaz Mounes ; Lilja, David J.
Author_Institution :
AS/400 Div., IBM Corp., Rochester, MN, USA
Abstract :
The cache replacement policy is one of the factors that determines the effectiveness of cache memories. We study the impact of incorporating the cache block coherence state information in the random replacement policy in a shared memory multiprocessor. We assign replacement priority to each cache block within a set based on its state. To reduce the probability of replacing a recently accessed block and to adapt to the program´s access patterns, we also associate with each set an MRU (Most Recently Used) state. The MRU state causes the lowest replacement priority to be assigned to the blocks in the same state as the MRU state. Our evaluations indicate that, with the appropriate priority assignment and a set associativity size less than 16, the proposed policy can outperform the Random and Random & Invalid policies and, in some cases, can even outperform the LRU policy
Keywords :
cache storage; shared memory systems; storage management; LRU policy; MRU state; Most Recently Used state; access patterns; cache block; cache block coherence state information; cache memories; priority assignment; random replacement policy; replacement priority; set associativity size; shared memory multiprocessor cache replacement policy; state based priority information; Cache memory; Costs; Counting circuits; Delay effects; Hardware; Process design; Road transportation;
Conference_Titel :
Parallel Processing, 1998. Proceedings. 1998 International Conference on
Conference_Location :
Minneapolis, MN
Print_ISBN :
0-8186-8650-2
DOI :
10.1109/ICPP.1998.708489