DocumentCode :
3273094
Title :
Partition-based Retiming and Precomputation for Dynamic Power Reduction
Author :
Zhou, Sheng ; Bian, Jinian
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
Volume :
4
fYear :
2006
fDate :
25-28 June 2006
Firstpage :
2295
Lastpage :
2298
Abstract :
This paper presents a partition-based retiming approach to reduce dynamic power in CMOS circuits. More precisely, the algorithm first partitions the original circuit into some subcircuits, effectively reducing the computation complexity. It then applies retiming technique among these subcircuits, while precomputing some subcircuits with enough size and single output. We experiment the low-power technique with ten MCNC benchmarks, and the average reduction of power can be 43%, 4% higher than previous methods
Keywords :
CMOS logic circuits; benchmark testing; combinational circuits; logic partitioning; low-power electronics; timing; CMOS circuits; MCNC benchmark; dynamic power reduction; low-power technique; partition-based retiming approach; subcircuits precomputation; CMOS technology; Clocks; Computer science; Costs; Flip-flops; Logic; Paper technology; Power dissipation; Sequential circuits; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems Proceedings, 2006 International Conference on
Conference_Location :
Guilin
Print_ISBN :
0-7803-9584-0
Electronic_ISBN :
0-7803-9585-9
Type :
conf
DOI :
10.1109/ICCCAS.2006.285136
Filename :
4064383
Link To Document :
بازگشت