DocumentCode :
3273194
Title :
Mixing fixed and reconfigurable logic for array processing
Author :
Bakkes, P.J. ; Du Plessis, J.J. ; Hutchings, B.L.
Author_Institution :
Dept. of Electr. & Electron. Eng., Stellenbosch Univ., South Africa
fYear :
1996
fDate :
17-19 Apr 1996
Firstpage :
118
Lastpage :
125
Abstract :
This paper describes the architecture of the MIX system that was designed to investigate the trade-off between the use of reconfigurable and fixed logic. The calculation of the dot-product of two vectors of 32 bit floating point numbers, that forms the basis of array processing in many engineering applications, is used as the basic algorithm for the investigation. The results indicate that fixed logic is more suited for floating point units and memories while reconfigurable logic is useful for implementing control logic providing significant flexibility. It was also found that the additional delay in reconfigurable logic can effectively overlap with the operating time of the fixed logic subsystems. The advantage of reconfigurability of the control is therefore combined with the high bandwidth properties of the fixed logic
Keywords :
coprocessors; field programmable gate arrays; floating point arithmetic; microprogramming; reconfigurable architectures; 32 bit floating point numbers; MIX system; array processing; control logic; fixed logic; memories; reconfigurable logic; Field programmable gate arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
FPGAs for Custom Computing Machines, 1996. Proceedings. IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-7548-9
Type :
conf
DOI :
10.1109/FPGA.1996.564766
Filename :
564766
Link To Document :
بازگشت