Title :
RTSAT: A Hybrid Satisfiability Solver for RTL Circuits
Author :
Deng, Shujun ; Wu, Weimin ; Bian, Jinian
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
Abstract :
This paper presents an efficient strategy to solve the satisfiability (SAT) problem for RTL designs. Boolean DPLL algorithm is extended into a unified procedure to solve the hybrid constraints combining the Boolean logic and arithmetic operations, and an efficient modeling method of RTL circuits is adopted. Powerful constraint propagation in both domains and efficient learning on the interface and arithmetic part are applied. The main contributions of this paper are the integration of constraint propagations in both domains and the propagating methods in word-level part using arithmetic operations. The experimental results demonstrate the efficiency of our approach
Keywords :
Boolean algebra; computability; constraint handling; digital arithmetic; digital phase locked loops; Boolean DPLL algorithm; Boolean logic; RTL design; RTSAT; arithmetic operation; arithmetic part; digital phase locked loop; interface part; propagating method; resistor-transfer level; satisfiability problem; Arithmetic; Boolean functions; Computer science; Data structures; Formal verification; Hardware design languages; Linear programming; Logic circuits; Logic programming; Vectors;
Conference_Titel :
Communications, Circuits and Systems Proceedings, 2006 International Conference on
Conference_Location :
Guilin
Print_ISBN :
0-7803-9584-0
Electronic_ISBN :
0-7803-9585-9
DOI :
10.1109/ICCCAS.2006.285167