DocumentCode :
3273720
Title :
Delay test quality maximization through process-aware selection of test set size
Author :
Arslan, Baris ; Orailoglu, Alex
Author_Institution :
Comput. Sci. & Eng., Univ. of California, La Jolla, CA, USA
fYear :
2010
fDate :
3-6 Oct. 2010
Firstpage :
390
Lastpage :
395
Abstract :
The quality of a delay test set hinges not only on test patterns and the distribution of the delay defects but on the variations in process parameters as well. Process variations result in the same delay test set displaying differences from die to die in the detection of particular delay defects at the identical circuit node. The application of an identical test set to all devices independent of process variations consequently results in delivering inefficiencies in test time utilization. This paper proposes a delay test technique that adaptively changes the size of the test set based on the position of the device in the process variation space in order to maximize test quality within a given test time.
Keywords :
circuit testing; delay circuits; electronic engineering computing; delay test quality maximization; hinges; process parameters; process-aware selection; test patterns; test set size; Circuit faults; Clocks; Delay; Resource management; Silicon; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2010 IEEE International Conference on
Conference_Location :
Amsterdam
ISSN :
1063-6404
Print_ISBN :
978-1-4244-8936-7
Type :
conf
DOI :
10.1109/ICCD.2010.5647687
Filename :
5647687
Link To Document :
بازگشت