DocumentCode :
3274142
Title :
Reliability analysis of gate dielectrics by applying array test structures and automated test systems
Author :
Domdey, Andreas ; Hafkemeyer, Kristian M. ; Schroeder, Dietmar ; Krautschneider, Wolfgang H.
Author_Institution :
Inst. of Nanoelectron., Hamburg Univ. of Technol., Hamburg, Germany
fYear :
2009
fDate :
16-17 Nov. 2009
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, we present an approach to analyse the degradation behaviour of the gate dielectric of thousands of MOS transistors simultaneously. Our approach is based on array test structures and automated test systems. The array test structures with a matrix-like arrangement of the MOS devices under test (DUT) have been designed and fabricated in a 130 nm mixed-mode CMOS process. They permit to stress up to 4k DUTs under same conditions. Several array test structures with different perimeters as well as areas integrated on one chip are available. Low-cost automated test systems allow for gate voltage stress experiments on a large scale with numerous array test structures in parallel. Experimental results are shown.
Keywords :
CMOS integrated circuits; MOSFET; dielectric materials; CMOS process; DUT; MOS devices under test; MOS transistors; array test structures; automated test systems; gate dielectrics reliability analysis; gate voltage stress experiments; matrix-like arrangement; size 130 nm; Automatic testing; CMOS process; Degradation; Dielectrics; Large-scale systems; MOS devices; MOSFETs; Stress; System testing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2009
Conference_Location :
Trondheim
Print_ISBN :
978-1-4244-4310-9
Electronic_ISBN :
978-1-4244-4311-6
Type :
conf
DOI :
10.1109/NORCHP.2009.5397843
Filename :
5397843
Link To Document :
بازگشت