DocumentCode :
3274203
Title :
CBSC pipelined ADC with comparator preset, and comparator delay compensation
Author :
Wulff, Carsten ; Ytterdal, Trond
Author_Institution :
Dept. of Electron. & Telecommun., Norwegian Univ. of Sci. & Technol., Trondheim, Norway
fYear :
2009
fDate :
16-17 Nov. 2009
Firstpage :
1
Lastpage :
4
Abstract :
We present a differential comparator-based switched-capacitor (CBSC) pipelined ADC with comparator preset, and comparator delay compensation. Compensating for the comparator delay by digitally adjusting the comparator threshold improves the ADC resolution 23 times. The ADC is manufactured in a 90 nm CMOS technology. The ADC core is 0.85 mm × 0.35 mm, with a 1.2 V supply for the core and 1.8 V for the input switches. The ADC has an effective number of bits (ENOB) of 7.05-bit, and a power dissipation of 8.5 mW at 60 MS/s.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; comparators (circuits); delays; switched capacitor networks; ADC resolution; CBSC pipelined ADC; CMOS technology; comparator delay compensation; comparator preset; power 8.5 mW; size 90 nm; storage capacity 7.05 bit; switched-capacitor pipelined ADC; voltage 1.2 V; voltage 1.8 V; CMOS technology; Charge transfer; Delay; Manufacturing; Sampling methods; Switched capacitor circuits; Switches; Telecommunication switching; Transconductance; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2009
Conference_Location :
Trondheim
Print_ISBN :
978-1-4244-4310-9
Electronic_ISBN :
978-1-4244-4311-6
Type :
conf
DOI :
10.1109/NORCHP.2009.5397846
Filename :
5397846
Link To Document :
بازگشت