DocumentCode :
3274311
Title :
DSS: Applying asynchronous techniques to architectures exploiting ILP at compile time
Author :
Shi, Wei ; Wang, Zhiying ; Ren, Hongguang ; Cao, Ting ; Chen, Wei ; Su, Bo ; Lu, Hongyi
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2010
fDate :
3-6 Oct. 2010
Firstpage :
321
Lastpage :
327
Abstract :
Embedded application environments require both high performance and low power. Architectures exploiting instruction-level parallelism (ILP) at compile time, such as very long instruction word (VLIW) and transport triggered architecture (TTA), may satisfy the requirements. They can be further enhanced by using asynchronous circuits to significantly reduce power consumption. As such, we are interested in asynchronous processors with architectures exploiting ILP at compile time. However, most of the current asynchronous processors are based on RISC-like architectures. When designing asynchronous VLIW or TTA processors, the distribution of control introduces some serious problems, and errors may occur because of the variable latencies of operations. This paper investigates the asynchronous processor with architecture exploiting ILP at compile time. In order to overcome these problems, we propose a data source selecting (DSS) scheme to guarantee instructions run correctly on asynchronous VLIW and TTA processors. Concretely, an asynchronous pipelined processor based on TTA is designed. The micro-architecture of the proposed asynchronous TTA processor is presented and an asynchronous processor named Tengyue is implemented using 180nm technology. The experimental results, for a range of benchmarks and working modes, show that the implemented asynchronous TTA processor with DSS scheme support runs correctly and power dissipation is reduced to about 43% to 65% of the equivalent synchronous processor.
Keywords :
asynchronous circuits; instruction sets; logic design; parallel architectures; pipeline processing; reduced instruction set computing; DSS scheme; ILP; RISC-like architectures; TTA processors; Tengyue; asynchronous TTA processor; asynchronous VLIW; asynchronous circuits; asynchronous pipelined processor; asynchronous processors; asynchronous techniques; compile time; data source selecting scheme; embedded application environments; instruction-level parallelism; microarchitecture; power consumption reduction; transport triggered architecture; very long instruction word; Clocks; Decision support systems; Hazards; Indexes; Pipelines; Program processors; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2010 IEEE International Conference on
Conference_Location :
Amsterdam
ISSN :
1063-6404
Print_ISBN :
978-1-4244-8936-7
Type :
conf
DOI :
10.1109/ICCD.2010.5647721
Filename :
5647721
Link To Document :
بازگشت