Title :
Low-power, low-voltage BiCMOS comparators for ~200 MHz, 8 bit operation
Author :
Boni, A. ; Morandi, C.
Author_Institution :
Dipratimento di Ingegneria dell´´Inf., Parma Univ., Italy
Abstract :
Two novel BiCMOS latched comparators operating at 3.3 V with 8 bit resolution are presented. They achieve ~200 MHz operation and exhibit lower power consumption than the conventional architecture. The first resembles a conventional bipolar latched comparator, with a variable load resistance which changes its value three times during the acquisition cycle. It achieves the highest speed and the lowest power consumption. The second includes a differential amplifier which unbalances a ground-referenced latch by current mirror action. It may be adapted to even lower supply voltages and exhibits negligible kick-back effects
Keywords :
BiCMOS integrated circuits; comparators (circuits); differential amplifiers; mixed analogue-digital integrated circuits; 200 MHz; 3.3 V; 8 bit; BiCMOS; acquisition cycle; current mirror action; differential amplifier; ground-referenced latch; kick-back effects; latched comparators; power consumption; variable load resistance; Bandwidth; BiCMOS integrated circuits; Differential amplifiers; Energy consumption; Frequency; Latches; Mirrors; Resistors; Sampling methods; Voltage;
Conference_Titel :
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location :
Bangalore
Print_ISBN :
0-8186-7228-5
DOI :
10.1109/ICVD.1996.489464