DocumentCode :
3276966
Title :
Synchronous test generation model for asynchronous circuits
Author :
Banerjee, Savita ; Chakradhar, Srimat T. ; Roy, Rabindra K.
Author_Institution :
Eng. Res. Center, AT&T Bell Labs., Princeton, NJ, USA
fYear :
1996
fDate :
3-6 Jan 1996
Firstpage :
178
Lastpage :
185
Abstract :
Tests generated for asynchronous circuits using existing methods can be invalidated if the delay dependent nature and unstable states of the circuit are not considered during test generation. Test invalidation may result in a decrease in fault coverage. In this paper, we present a new method for testing asynchronous circuits. We propose a new synchronous test model (STM) that captures the essential behavior of the circuit under test. The STM has three advantages: (1) synchronous, sequential test generation techniques can be used to generate tests for the model, (2) tests generated for the STM can always be translated into tests for the circuit under test, and (3) these tests will not suffer from test invalidation due to unstable states, because the STM implicitly enforces the fundamental mode of operation during test generation. Experimental results on several benchmark show that our method generates test sets with high fault coverage and with absolutely no test invalidation. Several applications of the STM are also discussed
Keywords :
asynchronous circuits; logic testing; asynchronous circuit; delay; fault coverage; synchronous test generation model; test invalidation; unstable state; Asynchronous circuits; Circuit faults; Circuit simulation; Circuit testing; Delay; Hazards; Laboratories; National electric code; Sequential analysis; Synchronous generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-8186-7228-5
Type :
conf
DOI :
10.1109/ICVD.1996.489481
Filename :
489481
Link To Document :
بازگشت